首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Accurate estimation of global buffer delay within a floorplan
【24h】

Accurate estimation of global buffer delay within a floorplan

机译:精确估算平面图中的全局缓冲区延迟

获取原文
获取原文并翻译 | 示例

摘要

Closed-form expressions for buffered interconnect delay approximation have been around for some time. However, previous approaches assume that buffers are free to be placed anywhere. In practice, designs frequently have large blocks that make the ideal buffer-insertion solution unrealizable. The theory of Otten (ACM/IEEE Intl. Symp. Physical Design, p. 104, 1998) is extended to show how one can model the blocks into a simple delay-estimation technique that applies to both two-pin and multipin nets. Even though the formula uses one buffer type, it shows remarkable accuracy in predicting delay when compared to an optimal realizable buffer-insertion solution. Potential applications include wire planning, timing analysis during floorplanning, or global routing. The authors' experiments show that their approach accurately predicts delay when compared to constructing a realizable buffer insertion with multiple buffer types.
机译:缓冲互连延迟近似值的闭式表达式已经存在了一段时间。但是,以前的方法假定缓冲区可以自由放置在任何地方。在实践中,设计经常具有较大的块,这使理想的缓冲插入解决方案无法实现。奥滕理论(ACM / IEEE国际物理物理设计,1998年第104页)得到了扩展,以显示如何将模块建模为一种适用于两针和多针网络的简单延迟估计技术。尽管该公式使用一种缓冲区类型,但与最佳可实现的缓冲区插入解决方案相比,它在预测延迟方面显示出显着的准确性。潜在的应用包括线路规划,布局规划中的时序分析或全局布线。作者的实验表明,与构建具有多种缓冲区类型的可实现缓冲区插入相比,他们的方法可以准确地预测延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号