首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Exploiting Setup–Hold-Time Interdependence in Static Timing Analysis
【24h】

Exploiting Setup–Hold-Time Interdependence in Static Timing Analysis

机译:在静态时序分析中利用建立时间与保持时间的相互依赖关系

获取原文
获取原文并翻译 | 示例

摘要

A methodology is proposed to exploit the interdependence between setup- and hold-time constraints in static timing analysis (STA). The methodology consists of two phases. The first phase includes the interdependent characterization of sequential cells, resulting in multiple constraint pairs. The second phase includes an efficient algorithm that exploits these multiple pairs in STA. The methodology improves accuracy by removing optimism and reducing unnecessary pessimism. Furthermore, the tradeoff between setup and hold times is exploited to significantly reduce timing violations in STA. These benefits are validated using industrial circuits and tools, exhibiting up to 53% reduction in the number of constraint violations as well as up to 48% reduction in the worst negative slack, which corresponds to a 15% decrease in the clock period
机译:提出了一种方法来利用静态时序分析(STA)中建立时间和保持时间约束之间的相互依赖性。该方法包括两个阶段。第一阶段包括顺序单元格的相互依赖性表征,从而产生多个约束对。第二阶段包括利用STA中这些多对数据的有效算法。该方法通过消除乐观情绪并减少不必要的悲观情绪来提高准确性。此外,利用建立时间和保持时间之间的折衷来显着减少STA中的时序冲突。这些好处已通过工业电路和工具得到了验证,违反约束的数量减少了53%,最严重的负松弛减少了48%,这相当于时钟周期减少了15%

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号