首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Closed-Form Delay and Crosstalk Models for $RLC$ On-Chip Interconnects Using a Matrix Rational Approximation
【24h】

Closed-Form Delay and Crosstalk Models for $RLC$ On-Chip Interconnects Using a Matrix Rational Approximation

机译:使用矩阵有理逼近的$ RLC $片内互连的闭式延迟和串扰模型

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a closed-form matrix rational-approximation algorithm is proposed to efficiently model the delay and crosstalk noise of coupled RLC on-chip interconnects. A key feature of the proposed algorithm is that, for any rational order, the approximation is obtained analytically in terms of predetermined coefficients and the per-unit-length parameters. As a result, the proposed method is not limited to fixed number of poles and provides a mechanism to increase the accuracy for cases when inductive effects are significant, the length of the line increases, or when the rise time of the signal becomes sharper. An error criterion is provided to select the order of approximation. The algorithm is tested for various single- and coupled-interconnect scenarios. The 50% delay and overshoot results match that of SPICE with less than 2% average error. The crosstalk results also accurately match those of SPICE with less than 4% average error.
机译:本文提出了一种封闭形式的矩阵有理逼近算法,可以有效地对耦合的RLC片上互连的延迟和串扰噪声进行建模。所提出算法的关键特征是,对于任何有理阶数,近似值都是通过预定系数和每单位长度参数的解析方式获得的。结果,所提出的方法不限于固定的极数,并且提供了一种机制,用于在电感效应显着,线的长度增加或信号的上升时间变得更尖锐的情况下提高精度。提供误差准则以选择近似顺序。该算法已针对各种单互连和耦合互连场景进行了测试。 50%的延迟和超调结果与SPICE的结果相匹配,平均误差小于2%。串扰结果也与SPICE的结果精确匹配,平均误差小于4%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号