首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >HARPOON: An Obfuscation-Based SoC Design Methodology for Hardware Protection
【24h】

HARPOON: An Obfuscation-Based SoC Design Methodology for Hardware Protection

机译:HARPOON:用于硬件保护的基于混淆的SoC设计方法

获取原文
获取原文并翻译 | 示例

摘要

Hardware intellectual-property (IP) cores have emerged as an integral part of modern system-on-chip (SoC) designs. However, IP vendors are facing major challenges to protect hardware IPs from IP piracy. This paper proposes a novel design methodology for hardware IP protection using netlist-level obfuscation. The proposed methodology can be integrated in the SoC design and manufacturing flow to simultaneously obfuscate and authenticate the design. Simulation results for a set of ISCAS-89 benchmark circuits and the advanced-encryption-standard IP core show that high levels of security can be achieved at less than 5% area and power overhead under delay constraint.
机译:硬件知识产权(IP)内核已成为现代片上系统(SoC)设计的组成部分。但是,IP供应商面临着保护硬件IP免受IP盗版的重大挑战。本文提出了一种新的设计方法,用于使用网表级混淆的硬件IP保护。可以将所提出的方法集成到SoC设计和制造流程中,以同时使设计变得模糊和认证。一组ISCAS-89基准电路和高级加密标准IP内核的仿真结果表明,在延迟约束下,不到5%的面积和功率开销即可实现高级别的安全性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号