首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Integrated LFSR Reseeding, Test-Access Optimization, and Test Scheduling for Core-Based System-on-Chip
【24h】

Integrated LFSR Reseeding, Test-Access Optimization, and Test Scheduling for Core-Based System-on-Chip

机译:基于内核的片上系统的集成LFSR重播,测试访问优化和测试计划

获取原文
获取原文并翻译 | 示例

摘要

We present a system-on-chip (SOC) testing approach that integrates test data compression, test-access mechanism/test wrapper design, and test scheduling. An efficient linear feedback shift register (LFSR) reseeding technique is used as the compression engine. All cores on the SOC share a single on-chip LFSR. At any clock cycle, one or more cores can simultaneously receive data from the LFSR. Seeds for the LFSR are computed from the care bits for the test cubes for multiple cores. We also propose a scan-slice-based scheduling algorithm that attempts to maximize the number of care bits the LFSR can produce at each clock cycle, such that the overall test application time (TAT) is minimized. This scheduling method is static in nature because it requires predetermined test cubes. We also present a dynamic scheduling method that performs test compression during test generation. Experimental results for International Symposium on Circuits and Systems and International Workshop on Logic and Synthesis benchmark circuits, as well as industrial circuits, show that optimum TAT, which is determined by the largest core, can often be achieved by the static method. If structural information is available for the cores, the dynamic method is more flexible, particularly since the performance of the static compression method depends on the nature of the predetermined test cubes.
机译:我们提出一种集成了测试数据压缩,测试访问机制/测试包装器设计和测试计划的片上系统(SOC)测试方法。高效的线性反馈移位寄存器(LFSR)播种技术用作压缩引擎。 SOC上的所有内核共享一个片上LFSR。在任何时钟周期,一个或多个内核都可以同时从LFSR接收数据。 LFSR的种子是根据多个核心的测试多维数据集的保养位计算得出的。我们还提出了一种基于扫描切片的调度算法,该算法尝试使LFSR在每个时钟周期产生的护理位数量最大化,从而使总的测试应用时间(TAT)最小化。这种调度方法本质上是静态的,因为它需要预定的测试立方体。我们还提出了一种动态调度方法,可以在测试生成过程中执行测试压缩。国际电路与系统专题讨论会以及逻辑与综合基准电路以及工业电路国际研讨会的实验结果表明,由最大核决定的最佳TAT通常可以通过静态方法来实现。如果结构信息可用于核,则动态方法会更加灵活,特别是因为静态压缩方法的性能取决于预定测试立方体的性质。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号