首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Memory Hierarchies, Pipelines, and Buses for Future Architectures in Time-Critical Embedded Systems
【24h】

Memory Hierarchies, Pipelines, and Buses for Future Architectures in Time-Critical Embedded Systems

机译:时间紧迫的嵌入式系统中用于未来架构的内存层次结构,管道和总线

获取原文
获取原文并翻译 | 示例

摘要

Embedded hard real-time systems need reliable guarantees for the satisfaction of their timing constraints. Experience with the use of static timing-analysis methods and the tools based on them in the automotive and the aeronautics industries is positive. However, both the precision of the results and the efficiency of the analysis methods are highly dependent on the predictability of the execution platform. In fact, the architecture determines whether a static timing analysis is practically feasible at all and whether the most precise obtainable results are precise enough. Results contained in this paper also show that measurement-based methods still used in industry are not useful for quite commonly used complex processors. This dependence on the architectural development is of growing concern to the developers of timing-analysis tools and their customers, the developers in industry. The problem reaches a new level of severity with the advent of multicore architectures in the embedded domain. This paper describes the architectural influence on static timing analysis and gives recommendations as to profitable and unacceptable architectural features.
机译:嵌入式硬实时系统需要可靠的保证来满足其时序约束。在汽车和航空工业中使用静态时序分析方法和基于静态时序分析方法的工具方面的经验是积极的。但是,结果的精度和分析方法的效率都高度依赖于执行平台的可预测性。实际上,该体系结构确定了静态时序分析在实践上是否完全可行,以及最精确的可获得结果是否足够精确。本文包含的结果还表明,仍在工业中使用的基于测量的方法对于相当常用的复杂处理器没有用。时序分析工具的开发人员及其客户,行业的开发人员越来越关注这种对体系结构开发的依赖性。随着嵌入式领域中多核体系结构的出现,该问题的严重性达到了新的水平。本文描述了架构对静态时序分析的影响,并就盈利和不可接受的架构功能提出了建议。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号