首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Pulsed-Latch Aware Placement for Timing-Integrity Optimization
【24h】

Pulsed-Latch Aware Placement for Timing-Integrity Optimization

机译:用于时序完整性优化的脉冲锁存感知布局

获取原文
获取原文并翻译 | 示例

摘要

Utilizing pulsed-latches in circuit designs is one emerging solution to timing improvements. Pulsed-latches, driven by a brief clock signal generated from pulse generators, possess superior design parameters over flip-flops. If the pulse generator and pulsed-latches are not placed properly, however, pulse-width degradations at pulsed-latches and thus timing violations might occur. In this paper, we present a unified placement framework for pulsed-latches to maintain the timing integrity. Our new placer has the following distinguished features: 1) a multilevel analytical placement framework to effectively prevent the potential pulse-width distortion problem; 2) a physical-location aware pulse-generator insertion algorithm to identify each desired group of a pulse generator and latches; and 3) a new optimization gradient for global placement to consider the impact of load capacitance of generators. Experimental results show that our placement flow can effectively consider pulse-width integrity and thus achieve much smaller total/worst negative slacks with marginal wirelength overheads, compared to a leading commercial and an academic placement flows.
机译:在电路设计中使用脉冲锁存器是一种改善时序的新兴解决方案。由脉冲发生器产生的简短时钟信号驱动的脉冲锁存器具有优于触发器的设计参数。但是,如果脉冲发生器和脉冲锁存器放置不正确,则脉冲锁存器上的脉冲宽度会下降,因此可能会发生时序冲突。在本文中,我们提出了一个用于脉冲闩锁的统一放置框架,以保持时序完整性。我们的新型放置器具有以下显着特征:1)多级分析放置框架,可有效防止潜在的脉冲宽度失真问题; 2)物理位置感知脉冲发生器插入算法,以识别脉冲发生器和锁存器的每个所需组; 3)用于全局布局的新优化梯度,以考虑发电机负载电容的影响。实验结果表明,与领先的商业布局和学术布局流程相比,我们的布局流程可以有效地考虑脉宽完整性,从而以较小的线长开销实现较小的总/最差负松弛。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号