首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Design of an Energy-Efficient Asynchronous NoC and Its Optimization Tools for Heterogeneous SoCs
【24h】

Design of an Energy-Efficient Asynchronous NoC and Its Optimization Tools for Heterogeneous SoCs

机译:异构SoC的节能异步NoC设计及其优化工具

获取原文
获取原文并翻译 | 示例

摘要

The energy usage of on-chip interconnects is a concern for many system-on-chips targeting portable battery-powered devices. We have designed and evaluated a network-on-chip (NoC) for such an application, including tools to optimize for power and communication latency. Our asynchronous (clockless) network operates with efficient two-phase bundled-data links and four-phase routers. The topology and router floorplan is determined by our tool, ANetGen, which optimizes the network for energy and latency using simulated annealing and force-directed placement methods. We compare our solutions against a traditional synchronous NoC as specified by the COSI-2.0 framework and ORION 2.0 router and wire energy models. Traffic is simulated with SystemC functional models, and messages are generated with a “bursty” self-similar $b$-model. Results indicate our asynchronous network was more energy-efficient, lower in area, and provided comparable or superior message latency.
机译:对于许多以便携式电池供电的设备为目标的片上系统,片上互连的能耗是一个问题。我们已经针对此类应用设计并评估了片上网络(NoC),其中包括针对功耗和通信延迟进行优化的工具。我们的异步(无时钟)网络通过高效的两相捆绑数据链路和四相路由器运行。拓扑和路由器平面图由我们的工具ANetGen确定,该工具使用模拟退火和强制定向的放置方法来优化网络的能耗和等待时间。我们将我们的解决方案与COSI-2.0框架以及ORION 2.0路由器和线能量模型指定的传统同步NoC进行了比较。使用SystemC功能模型模拟流量,并使用“突发的”自相似$ b $模型生成消息。结果表明我们的异步网络更节能,面积更小,并提供了可比或更高的消息延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号