首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >A Mapping Flow for Dynamically Reconfigurable Multi-Core System-on-Chip Design
【24h】

A Mapping Flow for Dynamically Reconfigurable Multi-Core System-on-Chip Design

机译:动态可重新配置的多核片上系统设计的映射流程

获取原文
获取原文并翻译 | 示例

摘要

Nowadays, multi-core systems-on-chip (SoCs) are typically required to execute multiple complex applications, which demand a large set of heterogeneous hardware cores with different sizes. In this context, the popularity of dynamically reconfigurable platforms is growing, as they increase the ability of the initial design to adapt to future modifications. This paper presents a design flow to efficiently map multiple multi-core applications on a dynamically reconfigurable SoC. The proposed methodology is tailored for a reconfigurable hardware architecture based on a flexible communication infrastructure, and exploits applications similarities to obtain an effective mapping. We also introduce a run-time mapper that is able to introduce new applications that were not known at design-time, preserving the mapping of the original system. We apply our design flow to a real-world multimedia case study and to a set of synthetic benchmarks, showing that it is actually able to extract similarities among the applications, as it achieves an average improvement of 29% in terms of reconfiguration latency with respect to a communication-oriented approach, while preserving the same communication performance.
机译:如今,通常需要多核片上系统(SoC)来执行多个复杂的应用程序,这需要大量不同大小的异构硬件内核。在这种情况下,动态可重配置平台的流行性日益提高,因为它们提高了初始设计适应未来修改的能力。本文提出了一种设计流程,可以在动态可重新配置的SoC上有效地映射多个多核应用程序。所提出的方法针对基于灵活通信基础结构的可重配置硬件体系结构进行了量身定制,并利用应用程序的相似性来获得有效的映射。我们还引入了一个运行时映射器,该映射器能够引入设计时未知的新应用程序,从而保留了原始系统的映射。我们将设计流程应用于现实世界的多媒体案例研究和一组综合基准,这表明它实际上能够提取应用程序之间的相似性,因为相对于重新配置延迟而言,它平均可提高29%面向通信的方法,同时保持相同的通信性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号