首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Native Simulation of MPSoC Using Hardware-Assisted Virtualization
【24h】

Native Simulation of MPSoC Using Hardware-Assisted Virtualization

机译:使用硬件辅助虚拟化对MPSoC进行本机仿真

获取原文
获取原文并翻译 | 示例

摘要

Integration of multiple heterogeneous processors into a single system-on-a-chip is a clear trend in embedded devices. Designing and verifying these devices requires high-speed and easy-to-build simulation platforms. Among the software simulation approaches, native simulation is a good candidate since the embedded software is executed natively on the host machine, and no instruction set simulator development effort is necessary. However, existing native simulation approaches are such that the simulated software shares the memory space of the modeled hardware modules and the host operating system, making impractical the support of legacy code running on the target platform. To overcome this issue seldom mentioned in the literature, we propose the addition of a transparent address space translation layer to separate the target address space from the host simulator one. For this, we exploit the hardware-assisted virtualization technology now available on most general-purpose processors. Experiments show that this solution does not degrade the native simulation speed, while keeping the ability to accomplish software performance evaluation.
机译:将多个异构处理器集成到单个片上系统中是嵌入式设备的明显趋势。设计和验证这些设备需要高速且易于构建的仿真平台。在软件仿真方法中,本机仿真是一个不错的选择,因为嵌入式软件是在主机上本机执行的,并且不需要开发指令集仿真器。但是,现有的本机模拟方法使得模拟的软件共享建模的硬件模块和主机操作系统的内存空间,从而使得对在目标平台上运行的遗留代码的支持变得不切实际。为了克服文献中很少提到的这一问题,我们建议增加一个透明的地址空间转换层,以将目标地址空间与主机模拟器分开。为此,我们利用了大多数通用处理器上现在可用的硬件辅助虚拟化技术。实验表明,该解决方案在保持完成软件性能评估能力的同时,不会降低本机仿真速度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号