首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Placement for Binary-Weighted Capacitive Array in SAR ADC Using Multiple Weighting Methods
【24h】

Placement for Binary-Weighted Capacitive Array in SAR ADC Using Multiple Weighting Methods

机译:使用多种加权方法在SAR ADC中二进制加权电容阵列的放置

获取原文
获取原文并翻译 | 示例

摘要

The overall accuracy and linearity of a matching-limited successive-approximation-register analog-to-digital converter are primarily determined by its digital-to-analog converter's (DAC's) matching characteristics. As the resolution of the DAC increases, it is harder to achieve accurate capacitance ratios in the layout, which are affected by systematic and random mismatches. An ideal placement for the DAC array should try to minimize the systematic mismatches, followed by the random mismatch. This paper proposes a placement strategy, which incorporates a matrix-adjustment method for the DAC, and different placement techniques and weighting methods for the placements of active and dummy unit capacitors. The resulting placement addresses both systematic and random mismatches. We consider the following four systematic mismatches such as the first-order process gradients, the second-order lithographic errors, the proximity effects, the wiring complexity, and the asymmetrical fringing parasitics. The experimental results show that the placement strategy achieves smaller capacitance ratio mismatch and shorter computational runtime than those of existing works.
机译:匹配受限的逐次逼近寄存器模数转换器的整体精度和线性度主要由其数模转换器(DAC)的匹配特性决定。随着DAC分辨率的提高,在布局中很难获得准确的电容比,而电容比会受到系统和随机失配的影响。 DAC阵列的理想放置应尝试将系统失配降至最低,然后是随机失配。本文提出了一种布局策略,该策略结合了用于DAC的矩阵调整方法,以及用于有源和虚设单元电容器的布局的不同布局技术和加权方法。结果放置解决了系统性和随机性的不匹配。我们考虑以下四个系统失配,例如一阶工艺梯度,二阶光刻误差,邻近效应,布线复杂性和非对称边缘寄生。实验结果表明,与现有技术相比,该布局策略具有更低的电容比失配和更短的计算运行时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号