【24h】

Performance-Driven Clustering of Asynchronous Circuits

机译:异步电路的性能驱动群集

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes the method of generating asynchronous circuits from hardware description language specifications by clustering the synthesized gates into asynchronous pipeline stages while preserving liveness, meeting throughput and latency constraints, and minimizing area. This method provides a form of automatic pipelining in which the throughput of the overall design is not limited to the clock frequency or the level of pipelining in the original Register-Transfer Level (RTL) specification. The method is design-style agnostic and is thus applicable to many asynchronous design styles.
机译:本文提出了一种通过从硬件描述语言规范中生成异步电路的方法,该方法是将合成的门聚集到异步流水线阶段,同时保留活动性,满足吞吐量和等待时间约束并最小化面积。此方法提供了一种自动流水线形式,其中整个设计的吞吐量不限于时钟频率或原始寄存器传输级(RTL)规范中的流水线级别。该方法与设计风格无关,因此可应用于许多异步设计风格。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号