首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Correctness Analysis and Power Optimization for Probabilistic Boolean Circuits
【24h】

Correctness Analysis and Power Optimization for Probabilistic Boolean Circuits

机译:概率布尔电路的正确性分析和功率优化

获取原文
获取原文并翻译 | 示例

摘要

Traditionally, we expect that circuit designs can be executed without errors. However, for error resilient applications such as image processing, 100% correctness is not necessary. By pursuing less than 100% correctness, power consumption can be significantly reduced. Recently, probabilistic CMOS and probabilistic Boolean circuits (PBCs) have been proposed to deal with power consumption issue. However, to the best of our knowledge, no correctness analysis and power optimization algorithms have been proposed for PBCs. Thus, in this paper, we first propose a statistical approach for evaluating the correctness of PBCs. Then, we propose strategies for power optimization of PBCs. Finally, we integrate these strategies with the correctness analysis as a power optimization algorithm for PBCs. The experimental results show that the proposed correctness analysis method is highly efficient and accurate, and that the power optimization algorithm saves 36% of total power-delay-product on average under a correctness constraint of 90% on a set of International Workshop on Logic and Synthesis (IWLS) 2005 benchmarks.
机译:传统上,我们期望电路设计可以无错误地执行。但是,对于诸如图像处理之类的容错应用,并不需要100%的正确性。通过追求低于100%的正确性,可以显着降低功耗。近来,已经提出了概率CMOS和概率布尔电路(PBC)来解决功耗问题。然而,据我们所知,尚未提出针对PBC的正确性分析和功率优化算法。因此,在本文中,我们首先提出一种用于评估PBC正确性的统计方法。然后,我们提出了用于PBC功率优化的策略。最后,我们将这些策略与正确性分析相集成,作为PBC的功率优化算法。实验结果表明,所提出的正确性分析方法高效,准确,在国际逻辑与逻辑研讨会上,在90%的正确性约束下,功率优化算法平均可节省总功耗的36%。综合(IWLS)2005基准。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号