首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >A Time, Energy, and Area Efficient Domain Wall Memory-Based SPM for Embedded Systems
【24h】

A Time, Energy, and Area Efficient Domain Wall Memory-Based SPM for Embedded Systems

机译:针对嵌入式系统的基于时间,能源和面积的高效域壁内存SPM

获取原文
获取原文并翻译 | 示例
       

摘要

Applications that run in the embedded systems normally should be finished within a timing constraint in energy-efficient fashion. Due to these two requirements, the embedded systems often employ software-controlled scratch pad memory (SPM) instead of hardware-controlled cache as their on-chip memory. The data accesses in SPMs are controlled purely by the software, which provides better time-predictability and precise time-control. In this paper, we propose a time, energy, and area efficient domain wall memory (DWM)-based SPM for embedded systems. To efficiently manage this type of novel SPM, an integer nonlinear programming formulation and the instructions group schedule algorithm are proposed to generate memory access instruction scheduling and data placement. In addition, the longest move reduce algorithm is also proposed to configure different types of DWM memory cells to achieve minimal area size. Experimental results show that the proposed techniques can generate a configuration of DWM-based SPM with minimal area size while satisfying time constraint.
机译:在嵌入式系统中运行的应用程序通常应在时序约束内以节能的方式完成。由于这两个要求,嵌入式系统通常采用软件控制的暂存器(SPM)代替硬件控制的缓存作为其片上存储器。 SPM中的数据访问完全由软件控制,这提供了更好的时间可预测性和精确的时间控制。在本文中,我们为嵌入式系统提出了一种基于时间,能源和面积的高效域壁内存(DWM)。为了有效地管理这种新型SPM,提出了一种整数非线性规划公式和指令组调度算法来生成存储器访问指令调度和数据放置。此外,还提出了最长移动减少算法以配置不同类型的DWM存储单元,以实现最小的区域大小。实验结果表明,所提出的技术可以在满足时间约束的同时,以最小的面积生成基于DWM的SPM配置。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号