...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Threshold-Defined Logic and Interconnect for Protection Against Reverse Engineering
【24h】

Threshold-Defined Logic and Interconnect for Protection Against Reverse Engineering

机译:阈值定义的逻辑和互连,用于防止逆向工程

获取原文
获取原文并翻译 | 示例

摘要

Securing the intellectual property (IP) from counterfeiting is an important goal toward trustworthy computing. Camouflaging of logic gates is a well-known technique to prevent an adversary from de-layering the chip and stealing IP. In this paper, we propose threshold voltage modulation to realize 2-input static camouflaged logic that can hide six functionalities. We extend the concept of threshold-voltage defined logic to propose multi-input camouflaged gates capable of hiding six 3-input Boolean functions (NAND, NOR, AOI, OAI, XOR, and XNOR). We also propose interconnect camouflaging technique which hides the original connectivity of nets using a novel threshold-voltage defined pass transistor mux. Since threshold voltages are asserted during fabrication and are difficult to identify during optical reverse engineering (RE)-based techniques, the adversary will be forced to launch a brute-force search. We present a thorough analysis of RE effort and overheads associated with the proposed camouflaging techniques. The proposed methodology is demonstrated using fabricated test-chip in 65 nm technology.
机译:保护知识产权(IP)免于假冒是值得信赖的计算的重要目标。逻辑门的伪装是一种众所周知的技术,以防止对芯片和窃取IP的逆境。在本文中,我们提出了阈值电压调制来实现可以隐藏六个功能的2输入静态伪装逻辑。我们扩展了阈值 - 电压定义逻辑的概念,提出了能够隐藏六个3输入布尔函数(NAND,NOR,AOI,OAI,XOR和XNOR)的多输入伪装栅极。我们还提出了互连伪装技术,其使用新颖的阈值电压定义的通晶晶体管Mux来隐藏网的原始连接。由于在制造期间阈值电压被断言并且难以在光学逆向工程(RE)的技术期间难以识别,因此对手将被迫发射蛮力搜索。我们对RE努力和与所提出的伪装技术相关的开销进行了彻底的分析。在65nm技术中使用制造的测试芯片证明了所提出的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号