首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >A Novel High-Speed and Energy Efficient 10-Transistor Full Adder Design
【24h】

A Novel High-Speed and Energy Efficient 10-Transistor Full Adder Design

机译:新颖的高速,节能型十晶体管全加法器设计

获取原文
获取原文并翻译 | 示例
       

摘要

In this paper, we propose a novel full adder design using as few as ten transistors per bit. Compared with other low-gate-count full adder designs using pass transistor logic, the proposed design features lower operating voltage, higher computing speed and lower energy (power delay product) operation. The design adopts inverter buffered xor/xnor designs to alleviate the threshold voltage loss problem commonly encountered in pass transistor logic design. This problem usually prevents the full adder design from operating in low supply voltage or cascading directly without extra buffering. The proposed design successfully embeds the buffering circuit in the full adder design and the transistor count is minimized. The improved buffering helps the design operate under lower supply voltage compared with existing works. It also enhances the speed performance of the cascaded operation significantly while maintaining the performance edge in energy consumption. For performance comparison, both dc andperformances of the proposed design against various full adder designs are evaluated via extensive HSPICE simulations. The simulation results, based on TSMC 2P4M 0.35-mum process models, indicate that the proposed design has the lowest working Vdd and highest working frequency among all designs using ten transistors. It also features the lowest energy consumption per addition among these designs. In addition, the performance edge of the proposed design in both speed and energy consumption becomes even more significant as the word length of the adder increases
机译:在本文中,我们提出一种新颖的全加法器设计,每位使用最少十个晶体管。与采用传输晶体管逻辑的其他低门数全加法器设计相比,该设计具有较低的工作电压,较高的计算速度和较低的能量(功率延迟乘积)操作。该设计采用反相器缓冲xor / xnor设计,以缓解传输晶体管逻辑设计中经常遇到的阈值电压损耗问题。这个问题通常会阻止整个加法器设计在低电源电压下运行或直接级联而无需额外的缓冲。所提出的设计成功地将缓冲电路嵌入了完整的加法器设计中,并使晶体管数量最小化。与现有技术相比,改进的缓冲有助于设计在较低的电源电压下运行。它还可以显着提高级联操作的速度性能,同时保持能耗方面的性能优势。为了进行性能比较,通过广泛的HSPICE仿真评估了所建议设计与各种全加法器设计的直流和性能。基于TSMC 2P4M 0.35微米工艺模型的仿真结果表明,在使用十个晶体管的所有设计中,所提出的设计具有最低的工作Vdd和最高的工作频率。在这些设计中,其每增加一项能耗也最低。此外,随着加法器字长的增加,建议的设计在速度和能耗方面的性能优势将变得更加重要。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号