首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >The Analysis and Improvement of a Current-Steering DAC's Dynamic SFDR—II: The Output-Dependent Delay Differences
【24h】

The Analysis and Improvement of a Current-Steering DAC's Dynamic SFDR—II: The Output-Dependent Delay Differences

机译:电流导向DAC动态SFDR-II的分析和改进:输出相关的延迟差异

获取原文
获取原文并翻译 | 示例
       

摘要

For a current-steering digital-to-analog converter (DAC) without an extra output stage, the variation of the output voltage will result in the variation of the output delay. These output-dependent delay differences will deteriorate the spurious-free dynamic range (SFDR) of a high-speed high-accuracy DAC, especially when glitches exist. In this paper, a convenient mathematical model is presented to analyze during design the impact of this kind of delay differences on the SFDR. The results are verified by comparison to the results of more detailed simulations. Also the impact of glitches on this effect is demonstrated. Possible solutions to reduce this impact are discussed and summarized
机译:对于不带额外输出级的电流控制数模转换器(DAC),输出电压的变化将导致输出延迟的变化。这些与输出有关的延迟差异将使高速高精度DAC的无杂散动态范围(SFDR)恶化,尤其是在存在毛刺的情况下。本文提出了一种方便的数学模型,用于在设计过程中分析这种延迟差异对SFDR的影响。通过与更详细的模拟结果进行比较来验证结果。还显示了毛刺对此影响的影响。讨论并总结了减少这种影响的可能解决方案

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号