首页> 外文期刊>IEEE Transactions on Circuits and Systems. 1, Fundamental Theory and Applications >Floating-Gate Analog Implementation of the Additive Soft-Input Soft-Output Decoding Algorithm
【24h】

Floating-Gate Analog Implementation of the Additive Soft-Input Soft-Output Decoding Algorithm

机译:软输入加软输出解码算法的浮门模拟实现

获取原文
获取原文并翻译 | 示例
       

摘要

The soft-input soft-output algorithm is used to iteratively decode concatenated codes. To efficiently implement this algorithm, an additive form in the logarithmic domain is employed. A novel analog implementation using CMOS translinear circuits is proposed. A multiple-input floating-gate CMOS transistor working in the subthreshold region is used as the main translinear computing element. The proposed approach allows a direct mapping between the decoding algorithm and the circuit implementation. Experimental CMOS chip results are in good agreement with theoretical and simulation results.
机译:软输入软输出算法用于迭代解码级联代码。为了有效地实现该算法,采用了对数域中的加法形式。提出了使用CMOS超线性电路的新型模拟实现。在亚阈值区域中工作的多输入浮栅CMOS晶体管被用作主要的跨线性计算元件。所提出的方法允许在解码算法和电路实现之间直接映射。 CMOS芯片的实验结果与理论和仿真结果吻合良好。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号