首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Systolic algorithms and a memory-based design approach for a unified architecture for the computation of DCT/DST/IDCT/IDST
【24h】

Systolic algorithms and a memory-based design approach for a unified architecture for the computation of DCT/DST/IDCT/IDST

机译:用于DCT / DST / IDCT / IDST计算的统一体系结构的脉动算法和基于内存的设计方法

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, an efficient design approach for a unified very large-scale integration (VLSI) implementation of the discrete cosine transform/discrete sine transform/inverse discrete cosine transform/inverse discrete sine transform based on an appropriate formulation of the four transforms into cyclic convolution structures is presented. This formulation allows an efficient memory-based systolic array implementation of the unified architecture using dual-port ROMs and appropriate hardware sharing methods. The performance of the unified design is compared to that of some of the existing ones. It is found that the proposed design provides a superior performance in terms of the hardware complexity, speed, I/O costs, in addition to such features as regularity, modularity, pipelining capability, and local connectivity, which make the unified structure well suited for VLSI implementation.
机译:本文提出了一种有效的设计方法,该方法基于对四个变换成循环的适当表示,对离散余弦变换/离散正弦变换/反离散余弦变换/反离散正弦变换进行统一的超大规模集成(VLSI)实现提出了卷积结构。此公式允许使用双端口ROM和适当的硬件共享方法对统一体系结构进行有效的基于内存的脉动阵列实现。将统一设计的性能与某些现有设计的性能进行比较。发现该提议的设计在硬件复杂性,速度,I / O成本方面提供了优越的性能,此外还具有规则性,模块化,流水线功能和本地连接性等特性,这使得统一结构非常适合于VLSI实施。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号