首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Reducing the Effective Coupling Capacitance in Buses Using Threshold Voltage Adjustment Techniques
【24h】

Reducing the Effective Coupling Capacitance in Buses Using Threshold Voltage Adjustment Techniques

机译:使用阈值电压调整技术降低总线中的有效耦合电容

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a bus architecture which improves the performance and/or power dissipation of online buses. The proposed architecture reduces the delay on alternate lines by lowering the threshold voltage of its devices. Furthermore, the shifting of the signal switching on adjacent lines reduces the worst case coupling capacitance. Two implementations of this bus architecture are proposed, the alternate-Vt and the alternate forward body biased schemes, and are compared to a conventional bus scheme. For a flop distance of 1800 mum, the proposed schemes use the gained delay slack to reduce the total device width, and thus reducing the energy dissipation by 31.2%. For a 500-ps cycle time, the proposed bus schemes increase the maximum distance between flip-flops by 33%
机译:本文提出了一种总线架构,该架构可提高在线总线的性能和/或功耗。所提出的架构通过降低其设备的阈值电压来减少备用线路上的延迟。此外,相邻线路上信号切换的偏移减少了最坏情况下的耦合电容。提出了该总线体系结构的两种实现,即交替Vt和交替前向体偏置方案,并与常规总线方案进行了比较。对于1800毫米的触发器距离,建议的方案使用获得的延迟余量来减小设备的总宽度,从而将能耗降低31.2%。对于500ps的周期时间,建议的总线方案使触发器之间的最大距离增加了33%

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号