首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Low-voltage CMOS circuits for analog iterative decoders
【24h】

Low-voltage CMOS circuits for analog iterative decoders

机译:用于模拟迭代解码器的低压CMOS电路

获取原文
获取原文并翻译 | 示例

摘要

Iterative decoders, including Turbo decoders, provide near-optimal error protection for various communication channels and storage media. CMOS analog implementations of these decoders offer dramatic savings in complexity and power consumption, compared to digital architectures. Conventional CMOS analog decoders must have supply voltage greater than 1 V. A new low-voltage architecture is proposed which reduces the required supply voltage by at least 0.4 V. It is shown that the low-voltage architecture can be used to implement the general sum-product algorithm. The low-voltage analog architecture is then useful for implementing Turbo and low-density parity check decoders. The low-voltage architecture introduces new requirements for signal normalization, which are discussed. Measured results for two fabricated low-voltage analog decoders are also presented.
机译:包括Turbo解码器在内的迭代解码器为各种通信通道和存储介质提供了接近最佳的错误保护。与数字架构相比,这些解码器的CMOS模拟实现大大节省了复杂性和功耗。传统的CMOS模拟解码器必须具有大于1 V的电源电压。提出了一种新的低压架构,该架构可将所需的电源电压降低至少0.4V。表明低压架构可用于实现一般的总和。产品算法。然后,低压模拟架构可用于实现Turbo和低密度奇偶校验解码器。低压架构引入了信号归一化的新要求,并将对此进行讨论。还介绍了两个制造的低压模拟解码器的测量结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号