首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Sub-2-ps, Static Phase Error Calibration Technique Incorporating Measurement Uncertainty Cancellation for Multi-Gigahertz Time-Interleaved T/H Circuits
【24h】

Sub-2-ps, Static Phase Error Calibration Technique Incorporating Measurement Uncertainty Cancellation for Multi-Gigahertz Time-Interleaved T/H Circuits

机译:低于2ps的静态相位误差校准技术,该技术结合了针对多千兆赫时间交错T / H电路的测量不确定度消除

获取原文
获取原文并翻译 | 示例

摘要

A foreground digital calibration method is presented that calibrates the timing offsets between the multiple T/H (track/hold) circuits of time-interleaved analog-to-digital converters and multi-phase serial links. Two quantizer-based phase detectors sample the outputs of adjacent track/hold circuits, detecting any phase offsets arising from process mismatches in both the timing verniers and the T/H switches, and store the resulting digital decisions in histogram counters. Measurement inaccuracies resulting from quantizer offset are averaged away statistically by a round-robin rotation of the dual samplers, compensating for comparator imprecision. Built in a 90-nm CMOS process, the proposed calibration technique, after three iterations of both the phase measurement and subsequent timing vernier adjustment, reduces the static phase offset of each channel to less than $pm 0.5~{hbox {ps}}$ in an 8-channel, 8 GS/s time-interleaved system. Further measurements using a T/H circuit as a down-conversion mixer confirm a residual phase error of less than $pm 2~{hbox {ps}}$.
机译:提出了一种前景数字校准方法,该方法可以校准时间交错的模数转换器和多相串行链路的多个T / H(跟踪/保持)电路之间的时序偏移。两个基于量化器的相位检测器对相邻跟踪/保持电路的输出进行采样,检测由定时游标和T / H开关中的过程失配引起的任何相位偏移,并将结果数字决策存储在直方图计数器中。由量化器偏移量引起的测量误差通过对偶采样器的轮循旋转进行统计平均,以补偿比较器的不精确性。所提出的校准技术以90 nm CMOS工艺为基础,经过相位测量和随后的时序游标调整的三个迭代之后,将每个通道的静态相位偏移降低到小于$ pm 0.5〜{hbox {ps}} $在8通道,8 GS / s时间交错系统中。使用T / H电路作为下变频混频器的进一步测量证实了残留相位误差小于$ pm 2〜{hbox {ps}} $。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号