首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >An Efficient Multi-Standard LDPC Decoder Design Using Hardware-Friendly Shuffled Decoding
【24h】

An Efficient Multi-Standard LDPC Decoder Design Using Hardware-Friendly Shuffled Decoding

机译:使用硬件友好的混洗解码的高效多标准LDPC解码器设计

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an efficient multi-standard low-density parity-check (LDPC) decoder architecture using a shuffled decoding algorithm, where variable nodes are divided into several groups. In order to provide sufficient memory bandwidth without the need for using registers, a FIFO-based check-mode memory, which dominates the decoder area, is used. Since two compensation factors, rather than a single factor, are dynamically used in the offset Min-Sum algorithm, the number of quantization bits, and, hence, the memory size, can be reduced without degradation in error performance. In order to further reduce the memory size, artificial minimum values, which do not need to be stored in memory, are used. We also propose an algorithm that can be used to partition variable nodes such that the hardware cost can be minimized. Using the proposed techniques, a multi-standard decoder that supports the LDPC codes specified in the ITU G.hn, IEEE 802.11n, and IEEE 802.16e standards was designed and implemented using a 90-nm CMOS process. This decoder supports 133 codes, occupies an area of 5.529 mm$^2$ , and achieves an information throughput of 1.956 Gbps.
机译:本文提出了一种有效的多标准低密度奇偶校验(LDPC)解码器架构,该架构采用混洗解码算法,其中将可变节点分为几组。为了在不使用寄存器的情况下提供足够的存储器带宽,使用了以FIFO为基础的检查模式存储器,该存储器主导了解码器区域。由于在偏移最小和算法中动态使用了两个补偿因子而不是单个因子,因此可以减少量化位数,从而减小存储器大小,而不会降低错误性能。为了进一步减小存储器大小,使用了不需要存储在存储器中的人为最小值。我们还提出了一种可用于对变量节点进行分区的算法,从而可将硬件成本降至最低。使用提出的技术,使用90-nm CMOS工艺设计并实现了支持ITU G.hn,IEEE 802.11n和IEEE 802.16e标准中指定的LDPC码的多标准解码器。该解码器支持133个代码,占用5.529 mm 2的面积,并实现1.956 Gbps的信息吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号