首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A 20 Gb/s Clock and Data Recovery With a Ping-Pong Delay Line for Unlimited Phase Shifting in 65 nm CMOS Process
【24h】

A 20 Gb/s Clock and Data Recovery With a Ping-Pong Delay Line for Unlimited Phase Shifting in 65 nm CMOS Process

机译:带有乒乓延迟线的20 Gb / s时钟和数据恢复,可在65 nm CMOS工艺中实现无限相移

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a 20 Gb/s receiver with a DLL-based CDR, which uses a proposed Ping-Pong delay line (PPDL) in order to ameliorate the limited operating range problem of the DLL. The unlimited phase shifting algorithm with the PPDL extends the tracking range of the DLL-based CDR. The PPDL correlates two variable delay lines and swaps each other whenever one of them reaches its operational limit. The chip occupies 0.24 mm2 in 65 nm CMOS process. The power efficiency of the data transfer is 8.46 mW/Gb/s. The measured jitter of the 5 GHz clock is 1.125 psrms and the data eye opening is 0.613UI.
机译:本文介绍了一种具有基于DLL的CDR的20 Gb / s接收器,该接收器使用建议的Ping-Pong延迟线(PPDL)来缓解DLL的有限工作范围问题。具有PPDL的无限相移算法扩展了基于DLL的CDR的跟踪范围。 PPDL将两条可变延迟线关联起来,并且只要其中一条达到其操作极限,就会相互交换。在65 nm CMOS工艺中,该芯片占0.24 mm 2 。数据传输的功率效率为8.46 mW / Gb / s。 5 GHz时钟的测量抖动为1.125 ps rms ,数据眼图开度为0.613UI。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号