首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Fully Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications
【24h】

A Fully Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications

机译:高概率应用中使用概率最小和算法的完全并行LDPC解码器架构

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a normalized probabilistic min-sum algorithm for low-density parity-check (LDPC) codes, where a probabilistic second minimum value, instead of the true second minimum value, is used to facilitate fully parallel decoder realization. The comparators in each check-node unit (CNU) are connected through an interconnect network based on a mix of tree and butterfly networks such that the routing and message passing between the variable-node units (VNUs) and CNUs can be efficiently realized. In order to further reduce the hardware complexity, the normalization operation is realized in the VNU rather than in the CNU. An early termination scheme is proposed in order to prevent unnecessary energy dissipation for both low and high signal-to-noise-ratio regions. The proposed techniques are demonstrated by implementing a (2048, 1723) LDPC decoder using a 90 nm CMOS process. Post-layout simulation results show that the decoder supports a throughput of 45.42 Gbps at 199.6 MHz , achieving the highest throughput and throughput-to-area ratio among comparable works based on a similar or better error performance.
机译:本文提出了一种针对低密度奇偶校验(LDPC)码的归一化概率最小和算法,该算法使用概率第二最小值代替真实的第二最小值来促进完全并行解码器的实现。每个校验节点单元(CNU)中的比较器通过基于树形和蝶形网络混合的互连网络连接,从而可以有效地实现变量节点单元(VNU)和CNU之间的路由和消息传递。为了进一步降低硬件复杂性,规范化操作是在VNU中而不是CNU中实现的。为了防止低和高信噪比区域的不必要的能量消耗,提出了一种提前终止方案。通过使用90 nm CMOS工艺实现(2048,1723)LDPC解码器来证明所提出的技术。布局后的仿真结果表明,该解码器在199.6 MHz时支持45.42 Gbps的吞吐量,基于相似或更好的错误性能,在同类作品中实现了最高的吞吐量和吞吐量/面积比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号