首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >An 11 b 7 ps Resolution Two-Step Time-to-Digital Converter With 3-D Vernier Space
【24h】

An 11 b 7 ps Resolution Two-Step Time-to-Digital Converter With 3-D Vernier Space

机译:具有3D游标空间的11 b 7 ps分辨率两步式时间数字转换器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a fine-resolution time-to-digital converter (TDC) with a large dynamic range using a 3-D Vernier space. Despite the wide dynamic range, the required delay cells in the delay-lines are minimized, leading to better power efficiency. The proposed TDC also exploits the redundancy and error-correction technique to solve the offset error of coarse conversion in the 3-D Vernier space architecture. The TDC is implemented using a 0.13-$muhbox {m}$ CMOS process. The measurement result shows a dynamic range with an 11-bit 6.98-ps resolution, an integrated nonlinearity of $pm$1.5 LSB, a power consumption of 328.8 $muhbox {W}$, and a die area of 0.28 $hbox {mm}^{2}$.
机译:本文提出了一种使用3-D游标空间的大动态范围的高分辨率时间数字转换器(TDC)。尽管动态范围很广,但延迟线上所需的延迟单元仍被最小化,从而提高了电源效率。提出的TDC还利用冗余和纠错技术来解决3-D Vernier空间体系结构中粗转换的偏移误差。 TDC是使用0.13- $ muhbox {m} $ CMOS工艺实现的。测量结果显示了动态范围,具有11位的6.98ps分辨率, $ pm $ 1.5 LSB的积分非线性,功耗为328.8 $ muhbox {W} $ ,而模头面积为0.28 $ hbox {mm} ^ {2} $

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号