首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >High-Throughput Low-Energy Self-Timed CAM Based on Reordered Overlapped Search Mechanism
【24h】

High-Throughput Low-Energy Self-Timed CAM Based on Reordered Overlapped Search Mechanism

机译:基于重排重叠搜索机制的高通量低能量自定时CAM

获取原文
获取原文并翻译 | 示例

摘要

This paper introduces a reordered overlapped search mechanism for high-throughput low-energy content-addressable memories (CAMs). Most mismatches can be found by searching a few bits of a search word. To lower power dissipation, a word circuit is often divided into two sections that are sequentially searched or even pipelined. Because of this process, most of match lines in the second section are unused. Since searching the last few bits is very fast compared to searching the rest of the bits, we propose to increase throughput by asynchronously initiating second-stage searches on the unused match lines as soon as a first-stage search is complete. In our circuit implementation, each word circuit is independently controlled by a locally generated timing signal rather than a global signal. This allows the circuits to be in the required phase for their own local operation: evaluate or precharge, instead of having to synchronize their phase to the rest of the word circuits, which greatly reduces the cycle time. As a design example, a 128$,times,$ 64-bit CAM is implemented and evaluated by HSPICE simulation under a 90 nm CMOS technology. The proposed asynchronous CAM operates 5.98 times faster than a synchronous CAM with 14.2% smaller energy dissipation. The post-layout proposed CAM achieves 385-ps cycle delay time and 0.773 fJ/bit/search and is also evaluated under different corner conditions and PVT variations to guarantee it operates properly.
机译:本文介绍了一种针对高吞吐量低能耗内容可寻址存储器(CAM)的重排重叠搜索机制。大多数不匹配可以通过搜索搜索词的几位来找到。为了降低功耗,字电路通常分为两部分,依次搜索甚至流水线处理。由于此过程,第二部分中的大多数匹配行都未使用。由于搜索最后几位要比搜索其余位快得多,因此,我们建议通过在第一阶段搜索完成后立即在未使用的匹配线上异步启动第二阶段搜索来提高吞吐量。在我们的电路实现中,每个字电路都由本地生成的时序信号而不是全局信号独立控制。这样可使电路处于其自身本地操作所需的相位:评估或预充电,而不必将其相位与其余字电路同步,从而大大缩短了循环时间。作为设计示例,在90 nm CMOS技术下,通过HSPICE仿真实现并评估了128×64位CAM。拟议的异步CAM的运行速度比同步CAM快5.98倍,能耗降低了14.2%。布局后提出的CAM达到385 ps的周期延迟时间和0.773 fJ / bit / search,并且还在不同的转折条件和PVT变化下进行评估,以确保其正常运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号