首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Static and Clocked Spintronic Circuit Design and Simulation With Performance Analysis Relative to CMOS
【24h】

Static and Clocked Spintronic Circuit Design and Simulation With Performance Analysis Relative to CMOS

机译:相对于CMOS的性能分析的静态和时钟自旋电子电路设计与仿真

获取原文
获取原文并翻译 | 示例

摘要

Spin-based devices, in which information is carried via electron spin rather than electron charge, are potential candidates to complement CMOS technology due to the promise of non-volatility and compact implementation of logic gates. One class of such devices is all-spin logic (ASL) which is based on switching ferromagnets by spin transfer torque and conduction of spin-polarized current. Using previously developed physics-based circuit models for ASL, we develop a complete logic family for static ASL comprising of majority logic gates. We compare its performance metrics by means of circuit simulations using our Verilog-A compact models. We also show the novel implementations of sequencing elements (e.g., latch and D flip-flop) to enable clocked ASL. We also refine the models for ferromagnets to include spin relaxation inside ferromagnetic metals (FMs).
机译:由于具有非易失性和逻辑门紧凑的实现前景,其中通过电子自旋而不是通过电子电荷携带信息的基于自旋的器件是补充CMOS技术的潜在候选者。一类这样的设备是全自旋逻辑(ASL),它基于通过自旋传递转矩和自旋极化电流的传导来切换铁磁体的方式。使用先前开发的基于物理的ASL电路模型,我们为包含多数逻辑门的静态ASL开发了完整的逻辑系列。我们使用Verilog-A紧凑型模型通过电路仿真比较其性能指标。我们还展示了排序元件(例如锁存器和D触发器)的新颖实现,以启用时钟ASL。我们还完善了铁磁体的模型,以包括铁磁金属(FM)内部的自旋弛豫。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号