首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Multi-Bit Incremental ADC Based on Successive Approximation for Low Noise and High Resolution Column-Parallel Readout Circuits
【24h】

A Multi-Bit Incremental ADC Based on Successive Approximation for Low Noise and High Resolution Column-Parallel Readout Circuits

机译:基于逐次逼近的低噪声高分辨率高分辨率列并行读出电路的多位增量ADC

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a multi-bit incremental analog-to-digital converter (ADC) based on successive approximation (SA) for column-parallel readout circuits. The proposed ADC suppresses the random noise and enhances the resolution by embedding the conventional SA ADC with an integrator and decimation filter. In addition, the operating speed is increased through the two-step operations of coarse conversion with the proposed ADC and fine conversion with the embedded SA ADC. A residue fitting method is adopted to adjust the residue voltage to the fine conversion range after the coarse conversion. The proposed ADC with 12-bit resolution was fabricated using a 0.13 CMOS image sensor process with a pixel array that has an image format of 648 488 and a pixel size of . The measured results show a random noise of 108 , a dynamic range of 60.9 dB, a differential nonlinearity of 1.02/0.34 least significant bit (LSB), and an integral nonlinearity of 0.64/0.54 LSB.
机译:本文针对列并行读出电路,提出了一种基于逐次逼近(SA)的多位增量式模数转换器(ADC)。所提出的ADC通过将传统的SA ADC嵌入到积分器和抽取滤波器中,从而抑制了随机噪声并提高了分辨率。此外,通过采用建议的ADC进行粗转换和使用嵌入式SA ADC进行精细转换的两步操作可以提高工作速度。采用残差拟合法,将粗转换后的残压调整到细转换范围。拟议的12位分辨率ADC是使用0.13 CMOS图像传感器工艺制造的,像素阵列的图像格式为648488,像素大小为。测量结果表明,随机噪声为108,动态范围为60.9 dB,微分非线性为1.02 / 0.34最低有效位(LSB),积分非线性为0.64 / 0.54 LSB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号