首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Byte-Reconfigurable LDPC Codec Design With Application to High-Performance ECC of NAND Flash Memory Systems
【24h】

Byte-Reconfigurable LDPC Codec Design With Application to High-Performance ECC of NAND Flash Memory Systems

机译:字节可重构LDPC编解码器设计及其在NAND闪存系统的高性能ECC中的应用

获取原文
获取原文并翻译 | 示例
       

摘要

The reliability of NAND Flash memory deteriorates due to multi-level cell technique and advanced manufacturing technology. To deal with more errors, LDPC codes show superior performance to conventional BCH codes as ECC of NAND Flash memory systems. However, LDPC codec for NAND Flash memory systems faces problems of high redesign effort, high on-chip memory cost and high-throughput demand. This paper presents a byte-reconfigurable cost-effective high-throughput QC-LDPC codec design for NAND Flash memory systems. Reconfigurable codec design is proposed to support various QC-LDPC codes for different Flash memories. To save on-chip memory cost, shared-memory architecture and rescheduling architecture are presented for encoder and decoder, respectively. The shared-memory architecture can save 23% area cost of the encoder and the rescheduling architecture reduces 15% area cost of decoder. In addition, the proposed sub-iteration based early termination (SIB-ET) scheme reduces 29.6% decoding iteration counts compare with the state-of-the-art early termination scheme when raw BER of Flash memory is . Finally, the QC-LDPC codec for NAND Flash memory systems is implemented in TSMC 90 nm technology. The post-layout result shows that the core size is only 6.72 at 222 MHz operating frequency.
机译:由于多层单元技术和先进的制造技术,NAND闪存的可靠性下降。为了处理更多的错误,LDPC码表现出优于常规BCH码(作为NAND闪存系统的ECC)的性能。然而,用于NAND闪存系统的LDPC编解码器面临着重新设计工作量大,片上存储器成本高以及吞吐量要求高的问题。本文提出了一种用于NAND闪存系统的字节可重新配置的具有成本效益的高吞吐量QC-LDPC编解码器设计。提出了可重构编解码器设计,以支持用于不同闪存的各种QC-LDPC代码。为了节省片上存储器成本,分别针对编码器和解码器提出了共享存储器架构和重新调度架构。共享内存架构可以节省编码器23%的面积成本,而重新调度架构则可以减少15%的解码器面积成本。另外,与现有技术的早期Flash原始BER相比,基于子迭代的早期终止(SIB-ET)方案与最新的早期终止方案相比,减少了29.6%的解码迭代次数。最终,用于NAND闪存系统的QC-LDPC编解码器以TSMC 90 nm技术实现。布局后的结果表明,在222 MHz的工作频率下,内核尺寸仅为6.72。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号