首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >40-Gb/s 0.7-V 2:1 MUX and 1:2 DEMUX with Transformer-Coupled Technique for SerDes Interface
【24h】

40-Gb/s 0.7-V 2:1 MUX and 1:2 DEMUX with Transformer-Coupled Technique for SerDes Interface

机译:40 Gb / s 0.7-V 2:1 MUX和1:2 DEMUX,具有用于SerDes接口的变压器耦合技术

获取原文
获取原文并翻译 | 示例

摘要

This paper explores the use of transformer-coupled (TC) technique for the 2:1 MUX and the 1:2 DEMUX to serialize-and-deserialize (SerDes) high-speed data sequence. The widely used current-mode logic (CML) designs of latch and multiplexer/demultiplexer (MUX/DEMUX) are replaced by the proposed TC approach to allow the more headroom and to lower the power consumption. Through the stacked transformer, the input clock pulls down the differential source voltage of the TC latch and the TC multiplexer core while alternating between the two-phase operations. With the enhanced drain-source voltage, the TC design attracts more drain current with less width-to-length ratio of NMOS than that of the CML counterpart. The source-offset voltage is decreased so that the supply voltage can be reduced. The lower supply voltage improves the power consumption and facilitates the integration with low voltage supply SerDes interface. The MUX and the DEMUX chips are fabricated in 65-nm standard CMOS process and operate at 0.7-V supply voltage. The chips are measured up to 40-Gb/s with sub-hundred milliwatts power consumption.
机译:本文探讨了将变压器耦合(TC)技术用于2:1 MUX和1:2 DEMUX来对高速数据序列进行序列化和反序列化(SerDes)。锁存器和多路复用器/多路解复用器(MUX / DEMUX)广泛使用的电流模式逻辑(CML)设计被建议的TC方法所取代,以提供更大的余量并降低功耗。输入时钟通过叠层变压器下拉TC锁存器和TC多路复用器内核的差分源电压,同时在两相操作之间交替。借助增强的漏极-源极电压,与CML同类产品相比,TC设计以更少的NMOS宽长比吸引了更多的漏极电流。源极偏移电压降低,因此电源电压可以降低。较低的电源电压改善了功耗,并促进了与低压电源SerDes接口的集成。 MUX和DEMUX芯片采用65纳米标准CMOS工艺制造,并在0.7V的电源电压下工作。芯片的测量速度高达40 Gb / s,功耗仅为数百毫瓦。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号