首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >An Energy-Efficient Multiplier With Fully Overlapped Partial Products Reduction and Final Addition
【24h】

An Energy-Efficient Multiplier With Fully Overlapped Partial Products Reduction and Final Addition

机译:完全重叠的部分乘积减少和最终加法的节能乘数

获取原文
获取原文并翻译 | 示例

摘要

An energy-efficient fast array multiplier is proposed and designed. The multiplier operates in a left-to-right mode enabling a full overlap between reduction of partial products in carry-save form and the final addition producing the product. The design is based on the left-to-right carry-free (LRCF) multiplier. It differs from the LRCF multiplier in a much smaller on-the-fly conversion circuit of O(n) size and the use of radix-4 full adders in the conversion. The new converter produces the most-significant half of the product during the reduction process. It eliminates the most-significant part of the final adder. The least-significant half of the product is obtained with a carry-ripple adder during the reduction. Thus conversion of the carry-save form of accumulated partial products to the conventional product does not add any delay to the total time of the multiplier. Several right-to-left, leftto-right multipliers and tree multipliers are designed for 16, 24, 32, and 56 bits, and radices 2 and 4, synthesized in 90 nm technology and compared, demonstrating the advantages and disadvantages of the proposed design with respect to area, delay, power, and energy. We considered both truncated and full-precision multipliers. The proposed multiplier has lower delay, area, power, and energy than other considered types of array multipliers. Its advantages grow with the increase in precision. As expected, it is slower than a tree multiplier but it has smaller area, power, and energy.
机译:提出并设计了一种节能高效的快速阵列乘法器。乘法器以从左到右的模式工作,从而使保留进位形式的部分乘积的减少与产生乘积的最终加法之间完全重叠。该设计基于从左到右的无进位(LRCF)乘法器。它与LRCF乘法器的区别在于O(n)尺寸较小的即时转换电路,并且在转换中使用了基数4的全加法器。在还原过程中,新的转炉生产了大部分产品。它消除了最终加法器中最重要的部分。在还原过程中,用进位纹波加法器获得了产品中最不重要的一半。因此,将累积的部分乘积的保留形式转换为常规乘积不会对乘法器的总时间增加任何延迟。设计了几种从右到左,从左到右的乘法器和树乘法器,分别针对16位,24位,32位和56位,以及半径2和4,采用90 nm技术合成并进行了比较,证明了所提出设计的优缺点关于面积,延迟,功率和能量。我们考虑了截断乘数和全精度乘数。与其他考虑的阵列乘法器类型相比,建议的乘法器具有更低的延迟,面积,功率和能量。其优势随着精度的提高而增长。不出所料,它比树木倍增器慢,但面积,功率和能量较小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号