首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Advancing Nonvolatile Computing With Nonvolatile NCFET Latches and Flip-Flops
【24h】

Advancing Nonvolatile Computing With Nonvolatile NCFET Latches and Flip-Flops

机译:借助非易失性NCFET锁存器和触发器推进非易失性计算

获取原文
获取原文并翻译 | 示例

摘要

Nonvolatile computing has been proven to be effective in dealing with power supply outages for on-chip check-pointing in emerging energy-harvesting Internet-of-Things applications. It also plays an important role in power-gating to cut off leakage power for higher energy efficiency. However, existing on-chip state backup solutions for D flip-flop (DFF) have a bottleneck of significant energy and/or latency penalties which limit the overall energy efficiency and computing progress. Meanwhile, these solutions rely on external control that limits compatibility and increases system complexity. This paper proposes an approach to fundamentally advancing the nonvolatile computing paradigm by intrinsically nonvolatile area-efficient latches and flip-flops designs using negative capacitance FET. These designs consume fJ-level energy and ns-level intrinsic latency for a backup plus restore operation, e.g., 2.4 fJ in energy and 1.1 ns in time for one proposed nonvolatile DFF with a supply power of 0.80 V.
机译:事实证明,非易失性计算可有效解决新兴的能量收集物联网应用中的片上检查点电源中断。它还在功率门控中起着重要作用,以切断泄漏功率以提高能效。但是,现有的D触发器(DFF)的片上状态备份解决方案存在严重的能耗和/或等待时间损失的瓶颈,这限制了总体能源效率和计算进度。同时,这些解决方案依靠外部控制来限制兼容性并增加系统复杂性。本文提出了一种通过使用负电容FET进行本质上非易失性的区域有效锁存器和触发器设计从根本上推进非易失性计算范例的方法。对于备份加恢复操作,这些设计消耗fJ级能量和ns级固有延迟,例如,对于一种建议的具有0.80 V电源的非易失性DFF,能耗为2.4 fJ,时间为1.1 ns。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号