首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Fast and Accurate Time-Domain Simulations of Integer-N PLLs
【24h】

Fast and Accurate Time-Domain Simulations of Integer-N PLLs

机译:Integer-N PLL的快速准确的时域仿真

获取原文
获取原文并翻译 | 示例

摘要

We present a methodology to simulate industrial integer-N phase-locked loops (PLLs) at a verification level, as accurate as and faster than transistor-level simulation. The accuracy is measured on the PLL factors of interest, i.e., locking time, power consumption, phase noise and jitter (period and long-term). The speedup factor tends to the division ratio N for device-noise simulations. We develop a unifying technique which is able to deal with both noise-free and device-noise analyses, taking into account nonlinear and second-order effects visible at transistor-level simulation only, whereas previous works focused on one of the two analyses, separately. The procedure is based on oscillator's sensitivity analysis and on the creation of a phase macromodel for the voltage-controlled oscillator (VCO) together with the loop divider (the phase model is called VCODIV), whilst the other PLL's blocks remain at transistor level. The macromodel's phase law is characterized by a piecewise linear curve, representing the sensitivity of the VCODIV output's phase deviation with respect to the voltage variation of the VCO's control pin, and by the effects of all the VCO's and divider's noise sources on the model's output. We show two experiments on industrial PLLs, and provide guidelines for designers which highlight the steps needed to implement the methodology by using well-known analyses in circuit simulation and Verilog-A for the creation of the macromodel.
机译:我们提出了一种在验证级别上模拟工业整数N锁相环(PLL)的方法,该方法与晶体管级仿真一样准确且速度更快。精度是根据感兴趣的PLL系数来衡量的,即锁定时间,功耗,相位噪声和抖动(周期和长期)。对于器件噪声仿真,加速因子趋于达到分频比N。我们开发了一种统一的技术,该技术能够处理无噪声和器件噪声分析,并且只考虑了晶体管级仿真中可见的非线性和二阶效应,而先前的工作分别针对这两种分析中的一种。该程序基于振荡器的灵敏度分析,并为压控振荡器(VCO)和环路分频器(相位模型称为VCODIV)创建了一个相位宏模型,而其他PLL块保持在晶体管级。宏模型的相位定律的特征在于分段线性曲线,代表VCODIV输出的相位偏差相对于VCO控制引脚电压变化的灵敏度,以及所有VCO和分频器噪声源对模型输出的影响。我们展示了两个关于工业PLL的实验,并为设计人员提供了指南,这些指南强调了通过使用电路仿真中的众所周知的分析和Verilog-A创建宏模型来实现该方法所需的步骤。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号