首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A 4-MHz Digitally Controlled Voltage-Mode Buck Converter With Embedded Transient Improvement Using Delay Line Control Techniques
【24h】

A 4-MHz Digitally Controlled Voltage-Mode Buck Converter With Embedded Transient Improvement Using Delay Line Control Techniques

机译:一种4-MHz数字控制电压 - 模式降压转换器,采用延迟线控制技术嵌入式瞬态改进

获取原文
获取原文并翻译 | 示例
           

摘要

In this article, a digitally controlled voltage-mode buck converter with embedded transient improvement using delay line-based control techniques is presented. Two voltage-controlled delay lines (VCDL’s) are used to convert the difference between the feedback and reference voltages to a delay time difference. The delay difference is then fed to the multiple-outputs bang-bang phase detector (MOBBPD), which converts the input delay difference to multiple-bits digital codes in a simple nonlinear way. The MOBBPD scheme leads to high resolution for small output ripple and improved response when large load transient happens in a low-cost way. A digital loop filter (DLF) accumulates the MOBBPD output codes to control the duty cycle through a novel digital pulse width modulator (DPWM) to regulate the output voltage. By designing the coefficients of the DLF, a type-II compensator can be achieved through the integral and proportional paths to make the loop stable. The proposed DPWM, which consists of a divide-by-8 frequency divider, two delay lines and a few simple digital logics, achieves a wide tunable range of duty cycle under various process corners and supply voltages. A proof-of-concept design of the proposed buck converter was fabricated in a standard $0.18~mu ext{m}$ CMOS technology. The measured results show that it achieves a very wide output voltage range from 0.1 V to 3.5 V for a input supply range from 2.4 V to 3.6 V. With a 400 mA step in the load current, the overshoot/undershoot is less than 87 mV and the 1% settling time is less than $16~mu ext{s}$ . The peak efficiency is 95.2% with 250 mA load current at 2.4 V output voltage with 3.3 V input voltage.
机译:在本文中,提出了一种使用基于延迟线的控制技术的具有嵌入式瞬态改进的数字控制电压模式降压转换器。两个电压控制的延迟线(VCDL)用于将反馈和参考电压之间的差值转换为延迟时间差。然后将延迟差馈送到多输出Bang-BANG相位检测器(MOBBPD),其以简单的非线性方式将输入延迟差转换为多位数字代码。 MOBBPD方案导致小输出纹波的高分辨率,并且当大负载瞬态以低成本方式发生时,响应改善。数字环路滤波器(DLF)累积Mobbpd输出代码,以通过新颖的数字脉冲宽度调制器(DPWM)来控制占空比,以调节输出电压。通过设计DLF的系数,可以通过积分和比例路径来实现II型补偿器,以使环路稳定。所提出的DPWM包括分频分频器,两个延迟线和一些简单的数字逻辑,在各种过程角落和电源电压下实现了各种可调的占空比范围。建议的降压转换器的验证设计是在标准中制造的<内联公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink”> $ 0.18〜 mu text {m} $ CMOS技术。测量结果表明,它实现了0.1V至3.5 V的非常宽的输出电压,输入电源范围为2.4 V至3.6 V.在负载电流中有400 mA的步骤,过冲/下冲小于87 mV 1%的安定时间小于<内联公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink”> $ 16〜 mu text {s} $ 。峰值效率为95.2%,250 mA负载电流为2.4 V输出电压,具有3.3 V输入电压。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号