首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A 12-Bit 125-MS/s 2.5-Bit/Cycle SAR-Based Pipeline ADC Employing a Self-Biased Gain Boosting Amplifier
【24h】

A 12-Bit 125-MS/s 2.5-Bit/Cycle SAR-Based Pipeline ADC Employing a Self-Biased Gain Boosting Amplifier

机译:一个12位125-MS / S 2.5位/周期SAR的流水线ADC采用自偏置增益升压放大器

获取原文
获取原文并翻译 | 示例

摘要

This paper introduces a 12 bit 2.5 bit/cycle SAR-based pipeline ADC employing a self-bias gain boosting amplifier. The single-stage amplifier achieves a low-frequency gain of 37 dB, while consuming 1.3 mW of power consumption with 1.3 V of analog power supply. A 2.5 bit/cycle SAR ADC realizes as the sub-ADC in each stage, and reduces both power consumption and silicon area. A two-channel sampling architecture is employed to double the sampling rate and thereby maximize circuit efficiency. A digital calibration technique is used to reduce non-linearity and mismatches due to the RDAC, as well as gain error and offset of the open-loop residue amplifier. The prototype ADC was fabricated in TSMC 40-nm technology, and consumes 10.71 mW with 1.1 V / 1.3 V digital / analog power supplies. When operating at 125 MS/s, the ADC achieves an SFDR of 66.59 dB before calibration and 80.3 dB after calibration when measured at Nyquist frequency. The experimental results show a Walden FoM of 101 fJ/c.-s. before calibration and 47 fJ/c.-s. after calibration.
机译:本文介绍了一种基于12位2.5位/周期SAR的流水线ADC,采用自偏置增益升压放大器。单级放大器达到37 dB的低频增益,同时消耗1.3兆瓦的功耗,电源1.3V。 2.5位/循环SAR ADC在每个阶段实现为子ADC,并减少功耗和硅区域。采用双通道采样架构加倍采样率,从而最大化电路效率。数字校准技术用于减少由于RDAC引起的非线性和不匹配,以及开环残留放大器的增益误差和偏移。原型ADC在TSMC 40-NM技术中制造,并消耗10.71 MW,具有1.1 V / 1.3 V数字/模拟电源。在125 MS / S运行时,ADC在校准后校准之前的SFDR为66.59 dB,校准后校准后达到奈奎斯特频率。实验结果表明了101个FJ / C.-S的瓦尔登FOM。在校准之前和47 FJ / C.-S。校准后。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号