首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Multi-Channel Analog-to-Digital Conversion Techniques Using a Continuous-Time Delta-Sigma Modulator Without Reset
【24h】

Multi-Channel Analog-to-Digital Conversion Techniques Using a Continuous-Time Delta-Sigma Modulator Without Reset

机译:多通道模数转换技术使用连续时间Δ-Sigma调制器而无需重置

获取原文
获取原文并翻译 | 示例

摘要

Two methods are presented for implementing a multi-channel ADC using a continuous-time delta-sigma modulator (CTDSM) without resetting its states. The first is adapted from a method used with a discrete-time delta-sigma modulator. It uses a sample-and-hold (S/H) at the Nyquist rate before the modulator and an adaptive equalizer at the Nyquist rate after the modulator for flattening the equivalent frequency response and eliminate memory. The newly proposed $pi $ -shifted filter, instead of flattening the equivalent discrete-time frequency response, merely ensures that the equivalent frequency response is symmetric about $omega =pi /2$ . In the time domain, this means that the equivalent impulse response at the Nyquist rate has zero-valued odd samples ensuring no cross-talk between two multiplexed inputs. Compared to the adaptive equalizer used for flattening the frequency response, this filter consumes three times lower power while occupying half the area. A two-channel ADC is demonstrated using both the adaptive equalizer & the $pi $ -shifted filter. The ADC uses a CTDSM running at 6.144 MHz with an oversampling ratio (OSR) of 64, yielding a per-channel bandwidth of 24 kHz. The prototype in 180nm achieves a peak SNR/SNDR/DR of 91.7 dB/84.9 dB/98 dB and consumes 1.33mW per channel with adaptive equalizer. The SNR/SNDR/DR is 90.5 dB/83.7 dB/97 dB with a power consumption of 0.86mW per channel with the $pi $ -shifted filter.
机译:介绍了使用连续时间Δ-sigma调制器(CTDSM)实现多通道ADC的两种方法而不重置其状态。首先是从与离散时间Δ-Σ调制器一起使用的方法的方法。在调制器之前,在调制器之后,在调制器之前,在调制器之前使用样品和保持(S / H)和AdapiSt均衡器,以在调制器之后的奈奎斯特速率下展平等效频率响应并消除内存。新提议<内联公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink”> $ PI $ - 筛选滤波器,而不是平整等效的离散时间频率响应,仅确保等效频率响应是对称的<内联公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink”> $ Omega = PI / 2 $ 。在时域中,这意味着奈奎斯特速率的等效脉冲响应具有零值奇数样本,确保在两个多路复用输入之间没有串扰。与用于平坦化频率响应的自适应均衡器相比,该过滤器消耗了三倍的功率,同时占用了该区域的一半。使用自适应均衡器和Adaptive均衡器和ADC的双通道ADC<内联公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink”> $ PI $ - 筛选过滤器。 ADC使用以64.144 MHz运行的CTDSM,过采样比率(OSR)为64,产生24 kHz的每个通道带宽。 180nm的原型实现了91.7 db / 84.9 db / 98 db的峰值SNR / SNDR / DR,每通道消耗1.33MW,具有自适应均衡器。 SNR / SNDR / DR为90.5 dB / 83.7 dB / 97 dB,功耗为每通道0.86mW<内联公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink”> $ PI $ - 筛选过滤器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号