首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A 1.22 mW 2.4 GHz PLL Using a Single-Ring-Oscillator-Based Integrator With Background Frequency Calibration
【24h】

A 1.22 mW 2.4 GHz PLL Using a Single-Ring-Oscillator-Based Integrator With Background Frequency Calibration

机译:1.22 MW 2.4 GHz PLL使用基于单环振荡器的集成器,具有背景频率校准

获取原文
获取原文并翻译 | 示例

摘要

A phase-locked loop (PLL) using a single-ring-oscillator-based integrator with background frequency calibration is presented. By introducing the single-ring-oscillator-based integrator, the in-band phase noise and the power efficiency of the PLL are improved. With background frequency calibration, it allows this PLL to tolerate process, supply voltage, and temperature variations. Moreover, the reference spur will be improved by using timing orthogonal scheme. This PLL is fabricated in 40-nm CMOS process which occupies an active area of 0.0011mm(2). Its power consumption is 1.22mW from a 1V supply voltage. The measured phase noise is -100dBc/Hz, -108dBc/Hz and -110dBc/Hz at the offset frequencies of 100kHz, 1MHz, and 10MHz, respectively. The integrated root-mean-square jitter is 1.5ps(rms), and this PLL achieves a figure-of-merit of -235.6dB.
机译:呈现了使用具有背景频率校准的单环形振荡器的积分器的锁相环(PLL)。通过引入基于单环形振荡器的积分器,提高了带内相位噪声和PLL的功率效率。通过背景频率校准,它允许该PLL能够容忍过程,电源电压和温度变化。此外,通过使用定时正交方案将改善参考刺。该PLL在40nm CMOS工艺中制造,占据0.0011mm(2)的有源区。其功耗从1V电源电压为1.22mW。测量的相位噪声分别为-100dBc / hz,-108dBc / hz和-110dBc / hz,分别为100kHz,1MHz和10MHz的偏移频率。集成的根均方抖动为1.5ps(RMS),该PLL实现了-235.6dB的数字。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号