首页> 外文期刊>Computer Architecture Letters >Exploiting Locality to Improve Circuit-Level Timing Speculation
【24h】

Exploiting Locality to Improve Circuit-Level Timing Speculation

机译:利用本地性来改善电路级时序推测

获取原文
       

摘要

Circuit-level timing speculation has been proposed as a technique to reduce dependence on design margins, eliminating power and performance overheads. Recent work has proposed microarchitectural methods to dynamically detect and recover from timing errors in processor logic. This work has not evaluated or exploited the disparity of error rates at the level of static instructions. In this paper, we demonstrate pronounced locality in error rates at the level of static instructions. We propose timing error prediction to dynamically anticipate timing errors at the instruction-level and reduce the costly recovery penalty. This allows us to achieve 43.6% power savings when compared to a baseline policy and incurs only 6.9% performance penalty.
机译:电路级时序推测已被提议作为一种减少对设计裕量的依赖性,消除功耗和性能开销的技术。最近的工作提出了微体系结构方法来动态检测处理器逻辑中的定时错误并从中恢复。这项工作尚未评估或利用静态指令级别的错误率差异。在本文中,我们在静态指令级别证明了错误率的明显局部性。我们提出时序误差预测,以动态地预测指令级的时序误差,并减少代价高昂的恢复代价。与基准策略相比,这使我们节省了43.6%的功率,并且仅造成6.9%的性能损失。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号