首页> 外文期刊>电子科技学刊:英文版 >Ultra-Low Power Pipeline Structure Exploiting Noncritical Stage with Circuit-Level Timing Speculation
【24h】

Ultra-Low Power Pipeline Structure Exploiting Noncritical Stage with Circuit-Level Timing Speculation

机译:利用电路级时序推测开发非关键级的超低功率管道结构

获取原文
获取原文并翻译 | 示例
       

摘要

With the increase of the clock frequency and silicon integration,power aware computing has become a critical concern in the design of the embedded processor and system-on-chip(SoC).Dynamic voltage scaling(DVS) is an effective method for low-power designs.However,traditional DVS methods have two deficiencies.First,they have a conservative safety margin which is not necessary for most of the time.Second,they are exclusively concerned with the critical stage and ignore the significant potential free slack time of the noncritical stage.These factors lead to a large amount of power waste.In this paper,a novel pipeline structure with ultra-low power consumption is proposed.It cuts off the safety margin and takes use of the noncritical stages at the same time.A prototype pipeline is designed in 0.13 m technology and analyzed.The result shows that a large amount of energy can be saved by using this structure.Compared with the fixed voltage case,50% of the energy can be saved,and with respect to the traditional adaptive voltage scaling design,37.8% of the energy can be saved.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号