首页> 外文期刊>Computer Architecture Letters >Mitigating the Effects of Process Variation in Ultra-low Voltage Chip Multiprocessors using Dual Supply Voltages and Half-Speed Units
【24h】

Mitigating the Effects of Process Variation in Ultra-low Voltage Chip Multiprocessors using Dual Supply Voltages and Half-Speed Units

机译:使用双电源电压和半速单元缓解超低压芯片多处理器中工艺变化的影响

获取原文
获取原文并翻译 | 示例

摘要

Energy efficiency is a primary concern for microprocessor designers. One very effective approach to improving processor energy efficiency is to lower its supply voltage to very near to the transistor threshold voltage. This reduces power consumption dramatically, improving energy efficiency by an order of magnitude. Low voltage operation, however, increases the effects of parameter variation resulting in significant frequency heterogeneity between (and within) otherwise identical cores. This heterogeneity severely limits the maximum frequency of the entire CMP. We present a combination of techniques aimed at reducing the effects of variation on the performance and energy efficiency of near-threshold, many-core CMPs. Dual Voltage Rail (DVR), mitigates core-to-core variation with a dual-rail power delivery system that allows post-manufacturing assignment of different supply voltages to individual cores. This speeds up slow cores by assigning them to a higher voltage and saves power on fast cores by assigning them to a lower voltage. Half-Speed Unit (HSU) mitigates within-core variation by halving the frequency of select functional blocks with the goal of boosting the frequency of individual cores, thus raising the frequency ceiling for the entire CMP. Together, these variation-reduction techniques result in almost 50% improvement in CMP performance for the same power consumption over a mix of workloads.
机译:能源效率是微处理器设计人员的主要关注点。一种提高处理器能效的非常有效的方法是将其电源电压降低到非常接近晶体管阈值电压的水平。这大大降低了功耗,将能源效率提高了一个数量级。但是,低电压操作会增加参数变化的影响,从而导致原本相同的磁芯之间(和内部)存在明显的频率异质性。这种异质性严重限制了整个CMP的最大频率。我们提出了旨在减少变化对接近阈值的多核CMP性能和能效影响的技术组合。双电压轨(DVR)通过双轨供电系统缓解了内核之间的差异,该系统可在制造后将不同的电源电压分配给各个内核。通过为低速内核分配较高的电压来加快速度,并通过为低速内核分配较低的电压来节省功率。半速单元(HSU)通过将所选功能块的频率减半来减轻内核内变化,目的是提高单个内核的频率,从而提高整个CMP的频率上限。这些减少变化的技术加在一起,可以在多种工作负载下以相同的功耗将CMP性能提高近50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号