首页> 外文期刊>Networking, IEEE/ACM Transactions on >Providing Performance Guarantees in Multipass Network Processors
【24h】

Providing Performance Guarantees in Multipass Network Processors

机译:在多通道网络处理器中提供性能保证

获取原文
获取原文并翻译 | 示例

摘要

Current network processors (NPs) increasingly deal with packets with heterogeneous processing times. In such an environment, packets that require many processing cycles delay low-latency traffic because the common approach in today's NPs is to employ run-to-completion processing. These difficulties have led to the emergence of the Multipass NP architecture, where after a processing cycle ends, all processed packets are recycled into the buffer and recompete for processing resources. In this paper, we provide a model that captures many of the characteristics of this architecture, and we consider several scheduling and buffer management algorithms that are specially designed to optimize the performance of multipass network processors. In particular, we provide analytical guarantees for the throughput performance of our algorithms. We further conduct a comprehensive simulation study, which validates our results.
机译:当前的网络处理器(NP)越来越多地处理具有不同处理时间的数据包。在这种环境下,需要许多处理周期的数据包会延迟低延迟流量,因为当今NP中的常用方法是采用“从运行到完成”的处理方式。这些困难导致出现了Multipass NP体系结构,该体系结构在处理周期结束后,所有处理过的数据包都被回收到缓冲区中并重新竞争处理资源。在本文中,我们提供了一个捕获该体系结构许多特征的模型,并考虑了几种专门设计用于优化多通道网络处理器性能的调度和缓冲区管理算法。特别是,我们为算法的吞吐性能提供了分析保证。我们进一步进行了全面的模拟研究,验证了我们的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号