首页> 外文期刊>IEE proceedings. Part G >Delay time sensitivity analysis of multi-generation BiCMOS digital circuits
【24h】

Delay time sensitivity analysis of multi-generation BiCMOS digital circuits

机译:多代BiCMOS数字电路的延迟时间灵敏度分析

获取原文
获取原文并翻译 | 示例
           

摘要

The speed sensitivity of BiCMOS circuits to changes in the key MOS/BJT device parameters is analysed. The study takes into account the changes in the forward transit time, the knee current, the collector resistance, the base resistance, and the current gain of the bipolar transistor and the channel length and width, threshold voltage, and oxide thickness of the MOS transistor. The relationships between the key process parameters and the overall speed sensitivity are reported. The analysis also covers the effects of the output load capacitance, scaling the technology, and the quality of the bipolar device on the delay sensitivity. Sensitivity coefficients are defined and generated for the conventional BiCMOS circuit as well as two recently reported circuits designed for low-voltage operation. A method to calculate the worst case speed degradation for a given set of device and process parameters' tolerances is described. HSPICE is used to generate the numerical results for the three technologies (5 V, 0.8μm), (3.3V, 0. 5μm), and (2.2V, 0.2μm).
机译:分析了BiCMOS电路对关键MOS / BJT器件参数变化的速度敏感性。该研究考虑了双极晶体管的正向传输时间,拐点电流,集电极电阻,基极电阻和电流增益的变化,以及MOS晶体管的沟道长度和宽度,阈值电压和氧化物厚度。报告了关键工艺参数和整体速度灵敏度之间的关系。该分析还涵盖了输出负载电容,缩放技术以及双极型器件的质量对延迟灵敏度的影响。定义和生成了常规BiCMOS电路以及两个最近报道的为低压操作而设计的电路的灵敏度系数。描述了一种用于计算给定设备和过程参数公差的最坏情况下速度下降的方法。 HSPICE用于生成三种技术的数值结果(5 V,0.8μm),(3.3V,0.5μm)和(2.2V,0.2μm)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号