首页> 外文期刊>IEE proceedings. Part G >Hybrid architecture for analogue neural network and its circuit implementation
【24h】

Hybrid architecture for analogue neural network and its circuit implementation

机译:模拟神经网络的混合架构及其电路实现

获取原文
获取原文并翻译 | 示例
           

摘要

The paper describes a prototype GaAs Hopfield neural network IC designed with a hybrid architecture. This architecture uses both parallel summation and multiplication, and the neuron states are updated serially. For an N/spl times/N network, only N multipliers (with an adder) and one activation (function) circuit are required. In the implementation, we have developed a 16 neuron network chip using CCDs to form the weight storage array. The main part of the chip (except for the CCDs) was fabricated using a 0.8 /spl mu/m depletion mode self-aligned gate process and the chip was tested successfully when configured to operate as an associative memory.
机译:本文描述了采用混合架构设计的原型GaAs Hopfield神经网络IC。这种架构同时使用了并行求和和乘法,并且神经元状态被串行更新。对于一个N / spl times / N网络,仅需要N个乘法器(带加法器)和一个激活(功能)电路。在实施过程中,我们已经开发了使用CCD的16个神经元网络芯片来形成重量存储阵列。芯片的主要部分(CCD除外)使用0.8 / spl mu / m耗尽型自对准栅极工艺制造,并且在配置为关联存储器时成功测试了该芯片。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号