首页> 外文期刊>Expert systems with applications >Modeling semiconductor testing job scheduling and dynamic testing machine configuration
【24h】

Modeling semiconductor testing job scheduling and dynamic testing machine configuration

机译:建模半导体测试作业计划和动态测试机配置

获取原文
获取原文并翻译 | 示例

摘要

The overall flow of the final test of integrated circuits can be represented by the job shop model with limited simultaneous multiple resources in which various product mixes, jobs recirculation, uncertain arrival of jobs, and unstable processing times complicate the problem. Rather than relying on domain experts, this study aims to develop a hybrid approach including a mathematical programming model to optimize the testing job scheduling and an algorithm to specify the machine configuration of each job and allocate specific resources. Furthermore, a genetic algorithm is also developed to solve the problem in a short time for implementation. The results of detailed scheduling can be graphically represented as timetables of testing resources in Gantt charts. The empirical results demonstrated viability of the proposed approach.
机译:集成电路最终测试的整体流程可以由有限数量的同时多种资源的车间模型来表示,其中各种产品组合,工作循环,工作的不确定到达和不稳定的处理时间使问题复杂化。本研究旨在不依赖领域专家,而是要开发一种混合方法,包括优化测试作业调度的数学编程模型和指定每个作业的机器配置并分配特定资源的算法。此外,还开发了遗传算法以在短时间内解决该问题以实现。详细调度的结果可以在甘特图中以图形形式表示为测试资源的时间表。实验结果证明了该方法的可行性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号