首页> 外文期刊>Emerging Topics in Computing, IEEE Transactions on >A Fast Logic Mapping Algorithm for Multiple-Type-Defect Tolerance in Reconfigurable Nano-Crossbar Arrays
【24h】

A Fast Logic Mapping Algorithm for Multiple-Type-Defect Tolerance in Reconfigurable Nano-Crossbar Arrays

机译:可重新配置纳米交叉阵列中多型缺陷公差的快速逻辑映射算法

获取原文
获取原文并翻译 | 示例

摘要

Unlike conventional CMOS circuits, nano-crossbar arrays have considerably high defect rates. Multiple-type defects randomly occur both on crosspoint switches and wires that substantially complicates the design phase of the circuits with an elimination of systematic design choices. In order to overcome this problem, a logic mapping methodology is presented in this paper. A fast heuristic algorithm using pre-mapping logic morphing, defect oriented adaptive sorting, matching with Hadamard multiplication, and backtracking is introduced. The proposed algorithm covers both crosspoint defects including stuck-open and stuck-closed types and wire defects including bridging and broken types. Effects of stuck-closed defects, mostly disregarded in the literature, are studied in depth. In simulations, an industrial benchmark suit is used for obtaining runtime and success rate values of the proposed algorithm in comparison with those of the existing algorithms in the literature. A relative accuracy evaluation is also given in comparison with exact mapping techniques. Finally, the steps of the algorithm that are based on pre-mapping and heuristic matching techniques, are separately justified with experimental results.
机译:与传统的CMOS电路不同,纳米交叉阵列具有显着高的缺陷率。在交叉点开关和电线上随机发生多种缺陷,其基本上使电路的设计阶段复杂化,并消除了系统的设计选择。为了克服这个问题,本文提出了一种逻辑映射方法。使用预先映射逻辑变形的快速启发式算法,面向缺陷的自适应排序,与Hadamard乘法相匹配,以及回溯。该算法涵盖了交叉点缺陷,包括卡住打开和卡住的封闭类型以及包括桥接和破碎类型的线缺陷。深度研究了封闭缺陷的效果,大多忽略了文献中。在模拟中,与文献中的现有算法相比,工业基准套装用于获得所提出的算法的运行时和成功率值。还与精确的映射技术相比给出了相对精度评估。最后,基于预绘图和启发式匹配技术的算法的步骤与实验结果分开证明。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号