首页> 外文期刊>Embedded Systems Letters, IEEE >Function-Level Processor (FLP): A High Performance, Minimal Bandwidth, Low Power Architecture for Market-Oriented MPSoCs
【24h】

Function-Level Processor (FLP): A High Performance, Minimal Bandwidth, Low Power Architecture for Market-Oriented MPSoCs

机译:功能级处理器(FLP):面向市场的MPSoC的高性能,最小带宽,低功耗架构

获取原文
获取原文并翻译 | 示例

摘要

This letter introduces function-level processors (FLPs) to fill the flexibility/efficiency gap between instruction-level processors (ILPs) and hardware accelerators (HWACCs). Compared to an ILP, an FLP has a coarser programmability at function-level constructed out of configurable function blocks (FBs) implementing market-oriented functions. FBs are connected via a MUX-based programmable interconnect, tuned for envisioned application flows, for realizing flexible macro pipelines. We demonstrate FLP benefits with an industry example of the pipeline-vision processor (PVP). Mapping six embedded vision applications, the PVP offers up to 22.4 GOPs/s with average power of 120 mW; consuming 17x and 6x less power than compared ILP and approaches.
机译:这封信介绍了功能级处理器(FLP),以填补指令级处理器(ILP)与硬件加速器(HWACC)之间的灵活性/效率差距。与ILP相比,FLP在功能级别上由实现面向市场的功能的可配置功能块(FB)构成,具有较粗的可编程性。 FB通过基于MUX的可编程互连进行连接,针对预期的应用流程进行了调整,以实现灵活的宏管道。我们以流水线视觉处理器(PVP)的行业示例展示FLP的优势。 PVP映射了六个嵌入式视觉应用,提供高达22.4 GOP / s的平均功率为120mW;与ILP和方法相比,功耗降低了17倍和6倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号