首页> 外文期刊>Electronics Letters >Reduced-kickback regenerative current comparator for high-speed switched-current pipeline analogue-to-digital converters
【24h】

Reduced-kickback regenerative current comparator for high-speed switched-current pipeline analogue-to-digital converters

机译:用于高速开关电流管道模数转换器的减反冲再生电流比较器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

A reduced-kickback regenerative current comparator based on a master-slave structure is presented. The master and slave comparators first operate concurrently but, soon, the master's operation is inhibited to prevent the extreme voltage surges, or kickback, from disturbing the driving memory while the slave circuit is allowed to regenerate and produce a valid digital output. Simulations indicate that practically no accuracy degradation in the driving memory cell is detected whereas the same operation using the elementary comparator disturbs the accuracy by more than 4 bits. Designed in a standard 0.35 /spl mu/m 3.3 V digital CMOS technology, the master-slave comparator achieves a sampling speed of 100 MS/s with 7.5 bit resolution, while dissipating 290 /spl mu/W of power from a single 1.8 V supply.
机译:提出了一种基于主从结构的反冲再生电流比较器。主机和从机比较器首先同时运行,但是不久,主机的操作被禁止,以防止极端的电压浪涌或反冲干扰驱动存储器,同时允许从机电路再生并产生有效的数字输出。仿真表明,实际上没有检测到驱动存储单元中的精度下降,而使用基本比较器的相同操作会干扰精度超过4位。主从比较器采用标准的0.35 / spl mu / m 3.3 V数字CMOS技术进行设计,以7.5位分辨率实现了100 MS / s的采样速度,而从单个1.8 V消散了290 / spl mu / W的功率。供应。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号