...
首页> 外文期刊>Electronicsletters >Low-power L2 cache design for multi-core processors
【24h】

Low-power L2 cache design for multi-core processors

机译:适用于多核处理器的低功耗L2缓存设计

获取原文
获取原文并翻译 | 示例
           

摘要

A low-power set-associative L2 cache design for a multi-core processor is proposed. Since this way-predicting L2 cache (WP-L2) predicts a destination way and accesses only the predicted way, it consumes less energy than a conventional set-associative L2 cache. Exploiting access patterns of an L2 cache, WP-L2 is based on two prediction logics; a look-ahead buffer (LAB) predicts the next sequential cache block and a way-affinity table (WAT) records the way number of the previous L2 cache access. Combining the logics, WP-L2 predicts correct ways for about 83% of L2 cache accesses and reduces about 22% of access latency and 44% of energy consumption compared to the conventional eight-way set-associative L2 cache.
机译:提出了一种用于多核处理器的低功耗集关联L2缓存设计。由于此方式预测L2高速缓存(WP-L2)可以预测目标路径,并且仅访问所预测的路径,因此它比常规的集合关联L2高速缓存消耗更少的能量。利用L2高速缓存的访问模式,WP-L2基于两个预测逻辑。前瞻缓冲区(LAB)预测下一个顺序的高速缓存块,而路亲和度表(WAT)记录前一个L2高速缓存访​​问的路号。结合逻辑,WP-L2预测了约83%的L2缓存访问的正确方式,与传统的八路集关联L2缓存相比,减少了约22%的访问延迟和44%的能耗。

著录项

  • 来源
    《Electronicsletters》 |2010年第9期|P.618-620|共3页
  • 作者

    C.-M. Chung; J. Kim;

  • 作者单位

    School of Computer Science & Engineering, Seoul National University, Seoul 151-742, Korea;

    School of Computer Science & Engineering, Seoul National University, Seoul 151-742, Korea;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号