首页> 外文期刊>Electron Device Letters, IEEE >Gate Enhanced Power UMOSFET With Ultralow On-Resistance
【24h】

Gate Enhanced Power UMOSFET With Ultralow On-Resistance

机译:具有超低导通电阻的栅极增强型功率UMOSFET

获取原文
获取原文并翻译 | 示例

摘要

Gate enhanced power UMOSFET (GE-UMOS) is proposed to decrease the specific on -resistance of the device. The key feature of this structure is that the deep trench polysilicon electrode is contacted to the gate electrode, maintaining the breakdown voltage and forming the high electron current density at side n-drift region, thus resulting in a lower on -resistance compared to the superjunction structure and gradient oxide-bypassed (GOB) structure. Furthermore, the performance of GE-UMOS is proved by comparing with the GOB-UMOS structure.
机译:提出了栅极增强型功率UMOSFET(GE-UMOS),以降低器件的比导通电阻。这种结构的关键特征是深沟槽多晶硅电极与栅电极接触,从而保持了击穿电压并在侧面n漂移区形成了高电子电流密度,因此与超结相比,导通电阻更低结构和梯度氧化物旁路(GOB)结构。通过与GOB-UMOS结构的比较,证明了GE-UMOS的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号